CHANGE LOG for Xilinx LogiCORE Divider Generator 4.0 Release Date: June 19, 2013 -------------------------------------------------------------------------------- Table of Contents 1. INTRODUCTION 2. DEVICE SUPPORT 3. NEW FEATURE HISTORY 4. RESOLVED ISSUES 5. KNOWN ISSUES & LIMITATIONS 6. TECHNICAL SUPPORT & FEEDBACK 7. CORE RELEASE HISTORY 8. LEGAL DISCLAIMER -------------------------------------------------------------------------------- 1. INTRODUCTION This file contains the change log for all released versions of the Xilinx LogiCORE IP Divider Generator. For the latest core updates, see the product page at: www.xilinx.com/products/ipcenter/Divider.htm For installation instructions for this release, please go to: www.xilinx.com/ipcenter/coregen/ip_update_install_instructions.htm For system requirements: www.xilinx.com/ipcenter/coregen/ip_update_system_requirements.htm 2. DEVICE SUPPORT 2.1. ISE The following device families are supported by the core for this release: All Series 7 devices All Virtex-6 devices All Spartan-6 devices 3. NEW FEATURE HISTORY 3.1 ISE v4.0 - Ongoing new device support. - AXI-4 Stream Interfaces replace old pinout - Maximum operand and output widths increased to 64 bits. 4. RESOLVED ISSUES 4.1 ISE - N/A 5. KNOWN ISSUES & LIMITATIONS The following are known issues for this core at time of release: 5.1 ISE - None - For a comprehensive listing of Known Issues for this core, please see the IP Release Notes Guide, www.xilinx.com/support/documentation/user_guides/xtp025.pdf 6. TECHNICAL SUPPORT & FEEDBACK To obtain technical support, create a WebCase at www.xilinx.com/support. Questions are routed to a team with expertise using this product. Please feel free to leave feedback on this IP under the "Leave Feedback" menu item in Vivado/PlanAhead. Xilinx provides technical support for use of this product when used according to the guidelines described in the core documentation, and cannot guarantee timing, functionality, or support of this product for designs that do not follow specified guidelines. 7. CORE RELEASE HISTORY Date By Version Description ================================================================================ 06/19/2012 Xilinx, Inc. 4.0 ISE 14.6 support 03/20/2012 Xilinx, Inc. 4.0 ISE 14.5 support. 12/18/2012 Xilinx, Inc. 4.0 ISE 14.4 and Vivado 2012.4 support 10/16/2012 Xilinx, Inc. 4.0 ISE 14.3 and Vivado 2012.3 support 07/25/2012 Xilinx, Inc. 4.0 ISE 14.2 and Vivado 2012.2 support 04/24/2012 Xilinx, Inc. 4.0 ISE 14.1 and Vivado 2012.1 support 01/11/2012 Xilinx, Inc. 4.0 ISE 13.4 support 10/19/2011 Xilinx, Inc. 4.0 ISE 13.3 support, Artix-7 support 06/22/2011 Xilinx, Inc 4.0 13.2 support, Virtex7, Kintex7, Virtex7 Low Power and Kintex7 Low Power Support AXI4-Stream interfaces, 64 bit width support. 12/02/2009 Xilinx, Inc. 3.0 11.4 support, Spartan-6L support and Automotive Spartan6 support 09/16/2009 Xilinx, Inc. 3.0 11.3 support, Virtex-6L support 06/24/2009 Xilinx, Inc. 3.0 11.2 support 04/25/2008 Xilinx, Inc. 2.0 10.1i support 01/18/2006 Xilinx, Inc. 1.0 Introduction ================================================================================ 8. LEGAL DISCLAIMER (c) Copyright 2002 - 2013 Xilinx, Inc. All rights reserved. This file contains confidential and proprietary information of Xilinx, Inc. and is protected under U.S. and international copyright and other intellectual property laws. DISCLAIMER This disclaimer is not a license and does not grant any rights to the materials distributed herewith. Except as otherwise provided in a valid license issued to you by Xilinx, and to the maximum extent permitted by applicable law: (1) THESE MATERIALS ARE MADE AVAILABLE "AS IS" AND WITH ALL FAULTS, AND XILINX HEREBY DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON- INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under or in connection with these materials, including for any direct, or any indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. CRITICAL APPLICATIONS Xilinx products are not designed or intended to be fail- safe, or for use in any application requiring fail-safe performance, such as life-support or safety devices or systems, Class III medical devices, nuclear facilities, applications related to the deployment of airbags, or any other applications that could lead to death, personal injury, or severe property or environmental damage (individually and collectively, "Critical Applications"). Customer assumes the sole risk and liability of any use of Xilinx products in Critical Applications, subject only to applicable laws and regulations governing limitations on product liability. THIS COPYRIGHT NOTICE AND DISCLAIMER MUST BE RETAINED AS PART OF THIS FILE AT ALL TIMES.